Cypress Semiconductor /psoc63 /LPCOMP /INTR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INTR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (COMP0)COMP0 0 (COMP1)COMP1

Description

LPCOMP Interrupt request register

Fields

COMP0

Comparator 0 Interrupt: hardware sets this interrupt when comparator 0 triggers. Write with ‘1’ to clear bit.

COMP1

Comparator 1 Interrupt: hardware sets this interrupt when comparator 1 triggers. Write with ‘1’ to clear bit.

Links

() ()